DocumentCode :
2631818
Title :
Hardware implementation of the Reed-Solomon decoder
Author :
Biernat, J. ; Serafin, T. ; Kulikowski, W.
Author_Institution :
Inst. of Comput. Eng., Automatics & Robot., Wroclaw Univ. of Technol., Wroclaw, Poland
fYear :
2010
fDate :
5-7 May 2010
Firstpage :
255
Lastpage :
257
Abstract :
Reed-Solomon code is widely used in applications where a very high dependability of data transmission is expected. Encoding and decoding require some knowledge of the theory of Galois fields and can be done by numerical procedure or in hardware. The most complicated step is decoding. Hardware implementation of the double-error correcting decoder is known. In the paper we propose the solution for the code with triple or more error correction.
Keywords :
Data communication; Decoding; Encoding; Error correction codes; Galois fields; Hardware; Polynomials; Reed-Solomon codes; Strontium; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Engineering Systems (INES), 2010 14th International Conference on
Conference_Location :
Las Palmas, Spain
Print_ISBN :
978-1-4244-7650-3
Type :
conf
DOI :
10.1109/INES.2010.5483838
Filename :
5483838
Link To Document :
بازگشت