DocumentCode :
2632508
Title :
Dependability analysis in HW-SW codesign
Author :
Csertán, Gy ; Pataricza, A. ; Selényi, E.
Author_Institution :
Dept. of Meas. & Instrum. Eng., Tech. Univ. Budapest, Hungary
fYear :
1995
fDate :
24-26 Apr 1995
Firstpage :
306
Lastpage :
315
Abstract :
The increasing complexity of todays computing systems necessitates new design methodologies. One of the most promising methods is hardware-software codesign, that supports unified hardware-software modeling at different levels of abstraction, and hardware-software synthesis. As applications include even critical applications, dependability becomes an important design issue. A novel approach for the underlying modeling in hardware-software codesign is presented in this paper. The basic idea of this new method is the extension of the descriptions of the functional elements with the models of fault effects and error propagation at each level of the hardware-software codesign hierarchy. From the extended system model various dependability measures can be extracted. This paper concerns test generation, solved by a generalized form of the well-known logic gate level test generation algorithms and extraction of the input model of integrated diagnostics, allowing testability and diagnosability analysis of the system
Keywords :
data flow computing; fault tolerant computing; performance evaluation; HW-SW codesign; complexity; dependability analysis; diagnosability analysis; hardware-software codesign; hardware-software synthesis; unified hardware-software modeling; Application software; Circuit testing; Costs; Design engineering; Design methodology; Instruments; Integrated circuit technology; Logic testing; Process design; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Performance and Dependability Symposium, 1995. Proceedings., International
Conference_Location :
Erlangen
Print_ISBN :
0-8186-7059-2
Type :
conf
DOI :
10.1109/IPDS.1995.395821
Filename :
395821
Link To Document :
بازگشت