Title :
A high throughput configurable partially-parallel decoder architecture for Quasi-Cyclic Low-Density Parity-Check Codes
Author :
Al Hariri, Alaa Aldin ; Monteiro, Fabrice ; Sieler, Loic ; Dandache, Abbas
Author_Institution :
Univ. de Lorraine, Metz, France
Abstract :
In this paper, we are proposing a new architecture for the fast decoding of Quasi-Cyclic Low-Density Parity Codes (QC-LDPC). QC-LDPC codes are becoming more and more popular in a wide range of applications, including data transmission (WiMAX, DVB-S2) in telecommunication systems, increasing the need for effective decoder architectures. In the present approach, support for a large subset of QC-LDPC codes is provided thanks to the configurability of the architecture at the synthesis level. High levels of parallelism can be reached and hence high throughput achieved, thanks to the modular decoder architecture that takes advantage of the highly regular structure of QC-LDPC parity check matrices. The architectural design has been validated through the implementation of different decoders related to DVB-T2 and DVB-S2 on FPGAs of the Altera Stratix II family. Very high data rates (up to 28.9 GB/s) have been achieved with still acceptable hardware consumption (about 32k logic elements) proving the effectiveness of the approach.
Keywords :
WiMax; cyclic codes; decoding; digital video broadcasting; field programmable gate arrays; matrix algebra; parity check codes; Altera Stratix II family; DVB-S2; DVB-T2; FPGA; QC-LDPC codes; QC-LDPC parity check matrices; WiMAX; architectural design; architecture configurability; data transmission; decoder architecture; fast decoding; hardware consumption; high-throughput configurable partially-parallel decoder architecture; highly-regular structure; modular decoder architecture; parallelism level; quasicyclic low-density parity-check codes; synthesis level; telecommunication systems; Decoding; Digital video broadcasting; Indexes; Iterative decoding; Throughput; WiMAX; Error correcting codes; FPGA implementation; QC-LDPC; parallel and configurable decoder architectures;
Conference_Titel :
Design of Circuits and Integrated Circuits (DCIS), 2014 Conference on
Conference_Location :
Madrid
DOI :
10.1109/DCIS.2014.7035602