Title :
Vertical interconnects squeezing in symmetric 3D mesh Network-on-Chip
Author :
Liu, Cheng ; Zhang, Lei ; Han, Yinhe ; Li, Xiaowei
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Chinese Acad. of Sci., Beijing, China
Abstract :
Three-dimensional (3D) integration and Network-on-Chip (NoC) are both proposed to tackle the on-chip interconnect scaling problems, and extensive research efforts have been devoted to the design challenges of combining both. Through-silicon via (TSV) is considered to be the most promising technology for 3D integration, however, TSV pads distributed across planar layers occupy significant chip area and result in routing congestions. In addition, the yield of 3D integrated circuits decreased dramatically as the number of TSVs increases. For symmetric 3D mesh NoC, we observe that the TSVs´ utilization is pretty low and adjacent routers rarely transmit packets via their vertical channels (i.e. TSVs) at the same time. Based on this observation, we propose a novel TSV squeezing scheme to share TSVs among neighboring router in a time division multiplex mode, which greatly improves the utilization of TSVs. Experimental results show that the proposed method can save significant TSV footprint with negligible performance overhead.
Keywords :
integrated circuit design; integrated circuit interconnections; network routing; network-on-chip; three-dimensional integrated circuits; 3D integrated circuit; NoC; TSV pad; routing congestion; symmetric 3D mesh network-on-chip; three-dimensional network-on-chip; through-silicon via; time division multiplex mode; vertical interconnects squeezing; Computer architecture; Pipelines; Routing; System-on-a-chip; Three dimensional displays; Through-silicon vias; Throughput;
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
978-1-4244-7515-5
DOI :
10.1109/ASPDAC.2011.5722213