DocumentCode :
2634802
Title :
Design constraint of fine grain supply voltage control LSI
Author :
Inoue, Atsuki
Author_Institution :
Platform Technol. Labs., Fujitsu Labs. Ltd., Kawasaki, Japan
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
760
Lastpage :
765
Abstract :
A supply voltage control technique for realizing low power LSI is utilized not only for general purpose processors, but also for custom ASIC thanks to advanced LSI design environments. Fine grain supply voltage control in time domain in power gating and DVFS scheme are seen as promising techniques to reduce power consumption. However, they require additional energy consumption for control themselves. In this paper, we discuss energy consumption including this overhead using simple circuit model and make it clear that charging energy of power supply line limits the minimum sleep duration or cycles as design constraint.
Keywords :
large scale integration; low-power electronics; DVFS scheme; custom ASIC; design constraint; energy consumption; fine grain supply voltage control; low power LSI; power gating; power supply line; Energy consumption; Leakage current; Logic gates; Power supplies; Sleep; Transistors; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722290
Filename :
5722290
Link To Document :
بازگشت