DocumentCode :
2635237
Title :
SPICE simulations of data path timing margins after dielectric breakdown from gate-to-drain using accurate equivalent circuit models
Author :
Cakici, Riza Tamer ; Nicollian, P.E. ; Chancellor, C.A.
Author_Institution :
TDI, Dallas, TX, USA
fYear :
2012
fDate :
15-19 April 2012
Abstract :
We show that data path performance failures cannot be predicted solely by the increase in gate current that occurs after dielectric breakdown. Even at gate current levels corresponding to soft breakdown, the increase in NFET threshold voltage and reduction in mobility due to drain-source coupling can give rise to significant timing margin violations in critical data paths to the point where performance requirements are no longer met.
Keywords :
MOSFET; SPICE; electric breakdown; equivalent circuits; semiconductor device models; NFET threshold voltage; SPICE simulations; data path performance failures; data path timing margins; dielectric breakdown; drain-source coupling; equivalent circuit models; gate current; gate-to-drain; Couplings; Electric breakdown; Equivalent circuits; Fingers; Integrated circuit modeling; Logic gates; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1541-7026
Print_ISBN :
978-1-4577-1678-2
Electronic_ISBN :
1541-7026
Type :
conf
DOI :
10.1109/IRPS.2012.6241888
Filename :
6241888
Link To Document :
بازگشت