DocumentCode :
2635290
Title :
DfT for the Reuse of Networks-on-Chip as Test Access Mechanism
Author :
Amory, Alexandre M. ; Ferlini, Frederico ; Lubaszewski, Marcelo ; Moraes, Fernando
Author_Institution :
Inst. de Informatica, UFRGS Fed. Univ., Porto Alegre
fYear :
2007
fDate :
6-10 May 2007
Firstpage :
435
Lastpage :
440
Abstract :
This paper presents new DfT modules required to use networks-on-chip as test access mechanism. The paper demonstrates that the proposed DfT modules can be also implemented on top of low cost networks-on-chip, i.e. networks without complex services. The DfT modules, which consist of test wrappers and test pin interfaces, are designed such that both the tester and CUTs transport test data unaware of the network. The DfT modules was analysed in terms of silicon area and test time, considering different network and test configurations.
Keywords :
design for testability; logic testing; network-on-chip; design-for-test; networks-on-chip reuse; silicon area; test access mechanism; test pin interfaces; test time; test wrappers; transport test data; Bandwidth; Costs; Design for testability; Jitter; Logic testing; Network-on-a-chip; Power dissipation; Protocols; Silicon; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2007. 25th IEEE
Conference_Location :
Berkeley, CA
ISSN :
1093-0167
Print_ISBN :
0-7695-2812-0
Type :
conf
DOI :
10.1109/VTS.2007.26
Filename :
4209950
Link To Document :
بازگشت