DocumentCode :
2635333
Title :
Design and evaluation of variable stages pipeline processor chip
Author :
Nakabayashi, Tomoyuki ; Sasaki, Takahiro ; Ohno, Kazuhiko ; Kondo, Toshio
Author_Institution :
Eng., Mie Univ., Tsu, Japan
fYear :
2011
fDate :
25-28 Jan. 2011
Firstpage :
95
Lastpage :
96
Abstract :
In order to reduce the energy consumption in high performance computing, variable stages pipeline processor (VSP) is proposed, which improves execution time by dynamically unifying the pipeline stages. The VSP adopts a special pipeline register called an LDS-cell that unifies the pipeline stages and prevents glitch propagation. We fabricate the VSP chip on a Rohm 0.18μm CMOS process and evaluate the energy consumption. The result indicates the VSP can achieve 13% less energy consumption than the conventional approach.
Keywords :
pipeline processing; energy consumption; high performance computing; pipeline processor chip; pipeline register; variable stage pipeline processor; Clocks; Energy consumption; Facsimile; Latches; Pipelines; Registers; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2011 16th Asia and South Pacific
Conference_Location :
Yokohama
ISSN :
2153-6961
Print_ISBN :
978-1-4244-7515-5
Type :
conf
DOI :
10.1109/ASPDAC.2011.5722314
Filename :
5722314
Link To Document :
بازگشت