DocumentCode :
2635966
Title :
SET pulse-width measurement eliminating pulse-width modulation and within-die process variation effects
Author :
Harada, Ryo ; Mitsuyama, Yukio ; Hashimoto, Masanori ; Onoye, Takao
Author_Institution :
Dept. Inf. Syst. Eng., Osaka Univ., Suita, Japan
fYear :
2012
fDate :
15-19 April 2012
Abstract :
This paper presents a measurement circuit structure for capturing SET pulse-width suppressing pulse-width modulation and within-die process variation effects. For mitigating pulse-width modulation while maintaining area efficiency, the proposed circuit uses massively parallelized short inverter chains as a target circuit. Moreover, for each inverter chain on each die, pulse-width calibration is performed. In measurements, narrow SET pulses ranging 5 ps to 215 ps were obtained. We confirm that an overestimation of pulse-width may happen when ignoring die-to-die and within-die variation of the measurement circuit. Our evaluation results thus point out that calibration for within-die variation in addition to die-to-die variation of the measurement circuit is indispensable.
Keywords :
PWM invertors; calibration; integrated circuit measurement; SET pulse-width measurement; SET pulses; die-to-die variation; inverter chain; massively parallelized short inverter chains; measurement circuit structure; pulse-width calibration; pulse-width modulation mitigation; target circuit; within-die process variation effects; Calibration; Delay; Inverters; Pulse measurements; Sea measurements; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1541-7026
Print_ISBN :
978-1-4577-1678-2
Electronic_ISBN :
1541-7026
Type :
conf
DOI :
10.1109/IRPS.2012.6241926
Filename :
6241926
Link To Document :
بازگشت