DocumentCode :
2636272
Title :
Physical understanding and modelling of new hot-carrier degradation effect on PLDMOS transistor
Author :
Aresu, Stefano ; Vollertsen, Rolf-Peter ; Rudolf, Ralf ; Schlünder, Christian ; Reisinger, Hans ; Gustin, Wolfgang
Author_Institution :
Corp. Reliability Dept., Infineon Technol. AG, Munich, Germany
fYear :
2012
fDate :
15-19 April 2012
Abstract :
Hot carrier injection, inducing source-drain current (IDS) increase in p-channel LDMOS transistors, is investigated. At low gate voltage (VGS) and high drain voltage (VDS), reduction of the on-resistance (RON) is observed [1, 5]. However, it has never been observed before, that the RON drift becomes constant after long stress time and the device resistance is not increased further afterwards. As soon as the RON almost reaches its constant level, the threshold voltage shift begins. The effect has been analyzed combining experimental data and TCAD simulations. For the first time recovery effect after hot carrier stress even at room temperature is reported.
Keywords :
MOSFET; hot carriers; technology CAD (electronics); PLDMOS transistor; TCAD simulations; high drain voltage; hot carrier stress; hot-carrier degradation effect; low gate voltage; on-resistance reduction; p-channel LDMOS transistors; source-drain current; threshold voltage shift; Hot carriers; Logic gates; Reliability; Stress; Threshold voltage; Transistors; Voltage measurement; Hot carriers; TCAD simulation; recovery;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium (IRPS), 2012 IEEE International
Conference_Location :
Anaheim, CA
ISSN :
1541-7026
Print_ISBN :
978-1-4577-1678-2
Electronic_ISBN :
1541-7026
Type :
conf
DOI :
10.1109/IRPS.2012.6241941
Filename :
6241941
Link To Document :
بازگشت