DocumentCode :
2636534
Title :
Data Encoding for Low-Power in Wormhole-Switched Networks-on-Chip
Author :
Palesi, Maurizio ; Fazzino, Fabrizio ; Ascia, Giuseppa ; Catania, Vincenzo
Author_Institution :
DIIT, Univ. of Catania, Catania, Italy
fYear :
2009
fDate :
27-29 Aug. 2009
Firstpage :
119
Lastpage :
126
Abstract :
As the number of cores in a chip increases, the role played by the communication system becomes more and more central. An on-chip communication infrastructure based on the Network-on-Chip (NoC) paradigm is today recognized as the most effective and scalable solution able to deal with the communication issues that will characterize the next generation of many-cores architectures. An ever more significant fraction of the overall chip area is devoted to support advanced and reliable communication protocols making the energy resources used for communication starting to compete with the ones spent for computation. Amongst the communication resources, as technology shrinks, the power ratio between NoC links and routers increases making the links becoming more power-hungry than routers. In this paper we propose a novel endto-end data encoding scheme which exploits the wormhole technique commonly used in NoC-based system to reduce power dissipated by the NoC links. We assess the proposed encoding scheme on a set of representative data streams showing that it is possible to reduce the power contribution of both the self switching activity and the coupling switching activity in inter-routers links. As results, we obtain a reduction in total power dissipation and energy consumption up to 26% and 9% respectively without any significant degradation in terms of both performance and silicon area. The encoder and decoder logic is integrated in the network interface and is transparent to the underling NoC.
Keywords :
encoding; low-power electronics; network routing; network-on-chip; NoC; communication protocols; communication system; coupling switching activity; data encoding; endto-end data encoding; energy consumption; inter-routers links; network-on-chip; on-chip communication infrastructure; power dissipation; power ratio; representative data streams; self switching activity; wormhole switching; Character recognition; Communications technology; Computer architecture; Encoding; Energy resources; Network-on-a-chip; Next generation networking; Power dissipation; Protocols; Telecommunication network reliability; Coupling capacitance; Data encoding; Low power; Network on Chip; Power analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, Architectures, Methods and Tools, 2009. DSD '09. 12th Euromicro Conference on
Conference_Location :
Patras
Print_ISBN :
978-0-7695-3782-5
Type :
conf
DOI :
10.1109/DSD.2009.203
Filename :
5350135
Link To Document :
بازگشت