Title :
A Reconfigurable Frame Interpolation Hardware Architecture for High Definition Video
Author :
Tasdizen, Ozgur ; Hamzaoglu, Ilker
Author_Institution :
Fac. of Eng. & Natural Sci., Sabanci Univ., Istanbul, Turkey
Abstract :
Since Frame Rate Up-Conversion (FRC) is started to be used in recent consumer electronics products like High Definition TV, real-time and low cost implementation of FRC algorithms has become very important. Therefore, in this paper, we propose a low cost hardware architecture for realtime implementation of frame interpolation algorithms. The proposed hardware architecture is reconfigurable and it allows adaptive selection of frame interpolation algorithms for each Macroblock. The proposed hardware architecture is implemented in VHDL and mapped to a low cost Xilinx XC3SD1800A-4 FPGA device. The implementation results show that the proposed hardware can run at 101 MHz on this FPGA and consumes 32 BRAMs and 15384 slices.
Keywords :
field programmable gate arrays; hardware description languages; interpolation; reconfigurable architectures; Macroblock; VHDL; Xilinx XC3SD1800A-4 FPGA; adaptive selection; frame interpolation algorithms; frame rate up-conversion; frequency 101 MHz; high definition video; reconfigurable hardware architecture; Consumer electronics; Costs; Field programmable gate arrays; HDTV; Hardware; High definition video; Interpolation; TV; Video coding; Video compression; FPGA; Frame Interpolation; Frame Rate Up-Conversion; Hardware Implementation;
Conference_Titel :
Digital System Design, Architectures, Methods and Tools, 2009. DSD '09. 12th Euromicro Conference on
Conference_Location :
Patras
Print_ISBN :
978-0-7695-3782-5
DOI :
10.1109/DSD.2009.216