DocumentCode :
263824
Title :
NetFPGA-based load balancer for a multi-stage router architecture
Author :
Atalla, Shadi ; Bianco, Andrea ; Birke, Robert ; Giraudo, Luca
Author_Institution :
Dip. di Elettron., Politec. di Torino, Turin, Italy
fYear :
2014
fDate :
17-19 Jan. 2014
Firstpage :
1
Lastpage :
6
Abstract :
Multi-stage software router architectures permit to overcome several limitations inherent to single stage software routers. One of the key elements of the multi-stage architecture under study are the load balancers, which are used to distribute the load among back-end routers. However, using a PC (Personal Computer) as a load balancer could create a performance bottleneck in the overall architecture. Since the operations performed by the load balancer are simple, we explore the possibility of an hardware-based implementation of load balancing functionality with the goal of improving its performance. In this paper, we describe the architecture of an FPGA-based load balancer and we present some performance results of its prototype implementation.
Keywords :
computer networks; field programmable gate arrays; resource allocation; telecommunication network routing; NetFPGA-based load balancer; PC; back-end routers; hardware-based implementation; load balancing functionality; multistage software router architectures; performance bottleneck; personal computer; single stage software routers; Computer architecture; Field programmable gate arrays; Hardware; IP networks; Ports (Computers); Routing protocols; Software;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Applications and Information Systems (WCCAIS), 2014 World Congress on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4799-3350-1
Type :
conf
DOI :
10.1109/WCCAIS.2014.6916593
Filename :
6916593
Link To Document :
بازگشت