DocumentCode :
2638631
Title :
Programmable Clock Signal Generators For SC Structures
Author :
Dabrowski, A. ; Pawlowski, P. ; Setecki, K.
Author_Institution :
Poznan Univ. OF Technol.
fYear :
2006
fDate :
22-24 June 2006
Firstpage :
369
Lastpage :
373
Abstract :
This paper discusses possibility of the use of PLD circuits to control switched capacitors (SC) structures. It is well known that several years the SC technique was introduced ago in order to replace resistors by simple configurations of a small capacitor with some switches, which (up to capacitance ratios) may be precisely realized in integrated circuits. The aim of the presented generator of programmable sequences is to show an efficient way of controlling the SC circuits, e.g., the SC delay line with the so-called even-odd delay elements. PLD circuits contained in the ALTERA design kit and the MAX+plusII software kit were used in the presented design. Simulations and measurements presented in this paper prove many important advantages of the programmable logic devices applied for the generation of multiphase synchronous clock signals
Keywords :
clocks; programmable logic devices; signal generators; switched capacitor networks; ALTERA design kit; MAX+plusII software kit; programmable clock signal generators; programmable logic devices; programmable sequences; switched capacitors structures; Capacitance; Circuit simulation; Clocks; Delay lines; Programmable logic devices; Resistors; Signal generators; Switched capacitor circuits; Switches; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006. Proceedings of the International Conference
Conference_Location :
Gdynia
Print_ISBN :
83-922632-2-7
Type :
conf
DOI :
10.1109/MIXDES.2006.1706601
Filename :
1706601
Link To Document :
بازگشت