Title :
Multi-signature Analysis For Interconnect Test
Author :
Garbolino, T. ; Kopec, M. ; Gucwa, K. ; Hlawiczka, A.
Author_Institution :
Silesian Univ. of Technol.
Abstract :
The paper introduces a novel idea of interconnect fault detection, localization and identification based on test response compaction using a MISR. The above-mentioned operations are made at-speed. The testing process has been split into two steps. The first one is the detection step using a short test sequence of a little diagnostic resolution. The second step (which is made only in the case of the detection of faults in the first step) is the localization step by means of three long, full diagnostic resolution sequences: Walking 1 (W1), Walking 0 (W0) and a part of Johnson sequence (J). The final fault identification phase exploits information stored in two or three signatures. The use of two signatures eliminates aliasing of static faults while adding the third signature enables dependable identification of such faults. The theory given in the paper is partially illustrated by the simulation results. Moreover the paper proposes to test testing hardware itself what makes the results reliable
Keywords :
fault location; logic testing; Johnson sequence; MISR; diagnostic resolution; fault detection; fault identification; fault localization; interconnect test; localization step; multi signature analysis; test response compaction; Compaction; Delay; Fault detection; Fault diagnosis; Frequency; Hardware; Legged locomotion; Manufacturing; Paper technology; Testing;
Conference_Titel :
Mixed Design of Integrated Circuits and System, 2006. MIXDES 2006. Proceedings of the International Conference
Conference_Location :
Gdynia
Print_ISBN :
83-922632-2-7
DOI :
10.1109/MIXDES.2006.1706646