DocumentCode :
2639685
Title :
Optimal bipartite multi-processor implementation of recurrent DSP algorithm with fixed communication delay
Author :
Hu, Yu Hen ; Tyan, Hung-ying
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
Volume :
2
fYear :
1998
fDate :
1-4 Nov. 1998
Firstpage :
1230
Abstract :
A novel method is proposed to compute the theoretical minimum initiation interval of a recurrent digital signal processing (DSP) algorithm given a know, fixed inter-processor communication delay. In effect, this proposed algorithm seeks to bipartite a given cyclic graph in such a way that, after the inter-processor communication delay is taken into account, the theoretical minimum initiation interval so computed will be guaranteed to be correct, and minimized. This result made a crucial step toward the real time implementation of recurrent DSP algorithms on multi-modules with known, fixed inter-module communication delay.
Keywords :
delays; graph theory; iterative methods; minimisation; multiprocessing systems; signal processing; communication delay; cyclic graph; multi-modules; optimal bipartite multi-processor implementation; real time implementation; recurrent DSP algorithm; recurrent digital signal processing algorithm; theoretical minimum initiation interval; Delay effects; Digital filters; Digital signal processing; IIR filters; Integrated circuit packaging; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems & Computers, 1998. Conference Record of the Thirty-Second Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-5148-7
Type :
conf
DOI :
10.1109/ACSSC.1998.751523
Filename :
751523
Link To Document :
بازگشت