DocumentCode :
2640054
Title :
Test Cost Reduction for SoC Using a Combined Approach to Test Data Compression and Test Scheduling
Author :
Zhou, Quming ; Balakrishnan, Kedarnath J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Rice Univ., Houston, TX
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
A combined approach for implementing system level test compression and core test scheduling to reduce SoC test costs is proposed in this paper. A broadcast scan based test compression algorithm for parallel testing of cores with multiple scan chains is used to reduce the test data of the SoC. Unlike other test compression schemes, the proposed algorithm doesn´t require specialized test generation or fault simulation and is applicable with intellectual property (IP) cores. The core testing schedule with compression enabled is decided using a generalized strip packing algorithm. The hardware architecture to implement the proposed scheme is very simple. By using the combined approach, the total test data volume and test application time of the SoC is reduced to a level comparable with the test data volume and test application time of the largest core in the SoC
Keywords :
boundary scan testing; cost reduction; data compression; fault simulation; processor scheduling; system-on-chip; SoC test costs; fault simulation; hardware architecture; intellectual property cores; multiple scan chains; parallel testing; test cost reduction; test data compression; test scheduling; Broadcasting; Circuit faults; Circuit testing; Costs; Job shop scheduling; Processor scheduling; Scheduling algorithm; System testing; System-on-a-chip; Test data compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364564
Filename :
4211769
Link To Document :
بازگشت