DocumentCode :
2640386
Title :
Low-Power Warp Processor for Power Efficient High-Performance Embedded Systems
Author :
Lysecky, Roman
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ.
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Researchers previously proposed warp processors, a novel architecture capable of transparently optimizing an executing application by dynamically re-implementing critical kernels within the software as custom hardware circuits in an on-chip FPGA. However, the original warp processor design was primarily performance-driven and did not focus on power consumption, which is becoming an increasingly important design constraint. Focusing on power consumption, we present an alternative low-power warp processor design and methodology that can dynamically and transparently reduce power consumption of an executing application with no degradation in system performance, achieving an average reduction in power consumption of 74%. We further demonstrate the flexibility of this approach to provide dynamic control between high-performance and low-power consumption
Keywords :
embedded systems; field programmable gate arrays; microprocessor chips; dynamic control; embedded systems; hardware circuits; low-power warp processor design; on-chip FPGA; power consumption; Application software; Circuits; Computer architecture; Design methodology; Embedded system; Energy consumption; Field programmable gate arrays; Hardware; Kernel; Process design; Warp processing; dynamically adaptable systems; embedded systems; hardware/software partitioning; low-power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364581
Filename :
4211786
Link To Document :
بازگشت