DocumentCode :
2640598
Title :
Extension of TISSS test methodology from chip level to board level for improved transportability and decreased life-cycle costs
Author :
Reinhard, Gene ; Hanna, Jim
fYear :
1993
fDate :
20-23 Sep 1993
Firstpage :
173
Lastpage :
179
Abstract :
This paper discusses an implementation of a set of tools designed to improve the supportability and transportability of board level Test Program Sets (TPSs) to multiple test environments. The Tester Independent Support Software System (TISSS) was tried and proven sufficient to test advanced tactical fighter (ATF) complex digital line replaceable modules (LRM). The proposed methodology is an extension of the TISSS philosophy for component level testing in which computer aided design (CAD) designer data is extracted, formatted into generic Institute of Electrical and Electronic Engineers (IEEE) standard formats, translated and postprocessed into tester specific TPSs. This new TPS re-host method will use tools derived from TISSS, Commercial-Off-The-Shelf (COTS) packages, and will be supplemented by some Rome Laboratory customized software tools. The aim of this effort is to demonstrate to the depot maintenance repair community a better approach to TPS development and re-hosting versus conventional methods in terms of reduced costs, time and improved efficiency
Keywords :
Data engineering; Data mining; Design automation; Design engineering; Electronic equipment testing; Electronics packaging; Software packages; Software systems; Software testing; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
AUTOTESTCON '93. IEEE Systems Readiness Technology Conference. Proceedings
Conference_Location :
San Antonio, TX
Print_ISBN :
0-7803-0646-5
Type :
conf
DOI :
10.1109/AUTEST.1993.396352
Filename :
396352
Link To Document :
بازگشت