Title :
AHB-master controller formal compliance verification
Author :
Nguyen Son Lam ; Nguyen Duc Minh
Author_Institution :
Sch. of Electron. & Telecommun., Hanoi Univ. of Sci. & Technol., Hanoi, Vietnam
fDate :
July 30 2014-Aug. 1 2014
Abstract :
In this paper, we use the monitor method to develop a verification intellectual property (VIP) core for Advanced Microcontroller Bus Architecture Advance High-performance Bus (AMBA AHB) compliance verification. The VIP is formulated using System Verilog with assertions, so that it can be used in a simulation-based as well as in formal-based verification methodology. The formal interval property intuitive industrial languages such as Interval Property Language (ITL) and System Verilog Assertion are used to formulate the property set. The Advanced Microcontroller Bus Architecture (AMBA) is an on-chip communications standard for designing highperformance embedded microcontrollers. The operations of based AHB checking (IPC) technique is used to formally verify that the operations of two AHB master controllers comply with the standard. We were able to detect some errors in the AHB master controller.
Keywords :
hardware description languages; industrial property; logic design; microcontrollers; AHB-master controller formal compliance verification; advanced microcontroller bus architecture advance high-performance bus compliance verification; interval property language; microcontrollers; on-chip communications standard; system Verilog assertion; verification intellectual property core; Clocks; System-on-chip; AHB; AVB; Checking; Formal Verification; Interval; Model; System Verilog Assertion;
Conference_Titel :
Communications and Electronics (ICCE), 2014 IEEE Fifth International Conference on
Conference_Location :
Danang
Print_ISBN :
978-1-4799-5049-2
DOI :
10.1109/CCE.2014.6916727