DocumentCode :
2640924
Title :
Low Complexity LDPC Code Decoders for Next Generation Standards
Author :
Brack, T. ; Alles, M. ; Lehnigk-Emden, T. ; Kienle, F. ; Wehn, N. ; L´Insalata, N.E. ; Rossi, F. ; Rovini, M. ; Fanucci, L.
Author_Institution :
Microelectron. Syst. Design Res. Group, Kaiserslautern Univ.
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents the design of low complexity LDPC codes decoders for the upcoming WiFi (IEEE 802.11n), WiMax (IEEE802.16e) and DVB-S2 standards. A complete exploration of the design space spanning from the decoding schedules, the node processing approximations up to the top-level decoder architecture is detailed. According to this search state-of-the-art techniques for a low complexity design have been adopted in order to meet feasible high throughput decoder implementations. An analysis of the standardized codes from the decoder-aware point of view is also given, presenting, for each one, the implementation challenges (multi rates-length codes) and bottlenecks related to the complete coverage of the standards. Synthesis results on a present 65nm CMOS technology are provided on a generic decoder architecture
Keywords :
CMOS digital integrated circuits; WiMax; parity check codes; wireless LAN; 65 nm; CMOS technology; DVB-S2; IEEE 802.11n; IEEE802.16e; LDPC code decoders; WiFi; WiMax; decoding schedules; design space exploration; low complexity design; multi rate-length codes; node processing approximations; CMOS technology; Code standards; Communication standards; Digital video broadcasting; Iterative algorithms; Iterative decoding; Parity check codes; Sparse matrices; Throughput; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364613
Filename :
4211818
Link To Document :
بازگشت