DocumentCode :
2640939
Title :
Non-fractional parallelism in LDPC Decoder implementations
Author :
Dielissen, John ; Hekstra, Andries
Author_Institution :
NXP Semicond., Eindhoven
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Because of its excellent bit-error-rate performance, the low-density parity-check (LDPC) decoding algorithm is gaining increased attention in communication standards and literature. Also the new Chinese digital video broadcast standard (CDVB-T) uses LDPC codes. This standard uses a large prime number as the parallelism factor, leading to high area cost. This paper presents a new method to allow fractional dividers to be used. The method depends on the property that consecutive sub-circulants have one memory row in common. Several techniques are shown for assuring this property, or solving memory conflicts, making the method more generally applicable. In fact, the proposed technique is a first step towards a general purpose LDPC processor. For the CDVB-T decoder implementation the method leads to a factor 3 improvement in area
Keywords :
digital video broadcasting; parity check codes; Chinese digital video broadcast standard; LDPC decoder; LDPC processor; consecutive sub-circulants; fractional dividers; low-density parity-check decoding algorithm; memory conflicts; nonfractional parallelism; Art; Code standards; Costs; Decoding; Digital video broadcasting; Kernel; Parallel processing; Parity check codes; Satellite broadcasting; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364614
Filename :
4211819
Link To Document :
بازگشت