Title :
Considering testability during high-level design
Author :
Dey, Sujit ; Raghunathan, Anand ; Roy, Rabindra K.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
Abstract :
Considering testability during the early stages of the design flow can have several benefits, including significantly improved fault coverage, reduced test hardware overheads, and reduced design iteration times. This paper presents an overview of high level design methodologies that consider testability during the early (behavior and architecture) stages of the design flow, and their testability benefits. The topics reviewed include behavioral and RTL test synthesis approaches that generate easily testable implementations targeting ATPG (full and partial scan) and BIST methodologies, and techniques to use high-level information for ATPG
Keywords :
automatic testing; built-in self test; high level synthesis; logic testing; ATPG; BIST; RTL test synthesis; easily testable implementations; fault coverage; high-level design; testability; Automatic test pattern generation; Built-in self-test; Circuit faults; Circuit testing; Controllability; Hardware; High level synthesis; Observability; Resource management; Sequential analysis;
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
DOI :
10.1109/ASPDAC.1998.669447