Title :
Improving the Fault Tolerance of Nanometric PLA Designs
Author :
Angiolini, Federico ; Jamaa, M.H.B. ; Atienza, David ; Benini, Luca ; De Micheli, Giovanni
Author_Institution :
Bologna Univ.
Abstract :
Several alternative building blocks have been proposed to replace planar transistors, among which a prominent spot belongs to nanometric filaments such as silicon nanowires (SiNWs) and carbon nanotubes (CNTs). However, chips leveraging these nanoscale structures are expected to be affected by a large amount of manufacturing faults, way beyond what chip architects have learned to counter. In this paper, the authors show a design flow, based on software mapping algorithms, to improve the yield of nanometric programmable logic arrays (PLAs). While further improvements to the manufacturing technology will be needed to make these devices fully usable, our flow can significantly shrink the gap between current and desired yield levels. Also, the approach does not need post-fabrication functional analysis and mapping, therefore dramatically cutting on verification costs. The authors check PLA yields by means of an accurate analyzer after Monte Carlo fault injection. The authors show that, compared to a baseline policy of wire replication, they achieve equal or better yields (8% over a set of designs) depending on the underlying defect assumptions
Keywords :
Monte Carlo methods; carbon nanotubes; fault tolerance; logic CAD; nanowires; programmable logic arrays; Monte Carlo fault injection; carbon nanotubes; fault tolerance; nanometric filaments; nanometric programmable logic arrays; nanowires; software mapping; wire replication; Algorithm design and analysis; Carbon nanotubes; Counting circuits; Fault tolerance; Manufacturing; Nanostructures; Nanowires; Programmable logic arrays; Silicon; Software algorithms;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
DOI :
10.1109/DATE.2007.364654