DocumentCode :
2641758
Title :
Understanding Voltage Variations in Chip Multiprocessors using a Distributed Power-Delivery Network
Author :
Gupta, Meeta S. ; Oatley, Jarod L. ; Joseph, Russ ; Wei, Gu-Yeon ; Brooks, David M.
Author_Institution :
Div. of Eng. & Appl. Sci., Harvard Univ., Cambridge, MA
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Recent efforts to address microprocessor power dissipation through aggressive supply voltage scaling and power management require that designers be increasingly cognizant of power supply variations. These variations, primarily due to fast changes in supply current, can be attributed to architectural gating events that reduce power dissipation. In order to study this problem, the authors propose a fine-grain, parameterizable model for power-delivery networks that allows system designers to study localized, on-chip supply fluctuations in high-performance microprocessors. Using this model, the authors analyze voltage variations in the context of next-generation chip-multiprocessor (CMP) architectures using both real applications and synthetic current traces. They find that the activity of distinct cores in CMPs present several new design challenges when considering power supply noise, and they describe potentially problematic activity sequences that are unique to CMP architectures
Keywords :
microprocessor chips; chip multiprocessors; power management; power-delivery network; supply fluctuations; voltage scaling; voltage variations; Current supplies; Energy management; Microprocessors; Network-on-a-chip; Power dissipation; Power supplies; Power system management; Power system modeling; System-on-a-chip; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364663
Filename :
4211868
Link To Document :
بازگشت