Title :
Functional verification of multi-million gates ASICs for designing communications networks: trends, tools and techniques
Author :
Dhodhi, M.K. ; Ahmad, I. ; Tariq, S.
Author_Institution :
Dept. of Electr. & Comput. Eng., Kuwait Univ., Safat, Kuwait
Abstract :
In this paper, we present a survey of tools and techniques used for verification of complex multi-million gate application specific integrated circuits (ASICs). We are particularly interested in the verification of ASICs that are used for designing communications networks such as switch/routers. With tremendous increase in gate count, verification of ASICs has become a major challenge and one of the greatest design concerns. A new VLSI design methodology that takes into account verification issues in the early phase of design and utilizes state-of-the-art techniques has become a necessity.
Keywords :
VLSI; application specific integrated circuits; electronic switching systems; formal verification; integrated circuit design; integrated circuit modelling; integrated circuit testing; telecommunication network routing; ASIC verification; VLSI design methodology; application specific integrated circuits; communications network design; functional verification; functional verification techniques; functional verification tools; gate count; multi-million gate ASICs; switch/routers; verification issues; Application specific integrated circuits; Bandwidth; Communication networks; DH-HEMTs; Educational institutions; Formal verification; Hardware design languages; Logic; Telecommunication switching; Very large scale integration;
Conference_Titel :
Microelectronics, 1999. ICM '99. The Eleventh International Conference on
Print_ISBN :
0-7803-6643-3
DOI :
10.1109/ICM.2000.884814