Title :
Collapsing the transistor chain to an effective single equivalent transistor
Author :
Chatzigeorgiou, A. ; Nikolaidis, S.
Author_Institution :
Dept. of Comput. Sci., Aristotelian Univ. of Thessaloniki, Greece
Abstract :
The most common practice to model the transistor chain, as it appears in CMOS gates, is to collapse it to a single equivalent transistor. This method is analyzed and improvements are presented in this paper. Inherent shortcomings are removed and an effective transistor width is calculated taking into account the operating conditions of the structure, resulting in very good agreement with SPICE simulations. The actual time point when the chain starts conducting which influences significantly the accuracy of the model is also extracted. Finally, an algorithm to collapse every possible input pattern to a single input is presented
Keywords :
CMOS logic circuits; equivalent circuits; integrated circuit modelling; logic gates; CMOS gate; algorithm; model; single equivalent transistor; transistor chain; Circuit simulation; Computer science; Delay estimation; Digital integrated circuits; Fires; Inverters; Physics; SPICE; Semiconductor device modeling; Timing;
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
DOI :
10.1109/DATE.1998.655829