Title :
Mapping systolic FIR filter banks onto fixed-size linear processor arrays
Author_Institution :
Inst. of Inf. IMMD (III
Abstract :
A technique for mapping systolic finite impulse response (FIR) filter banks onto fixed-size processor arrays is presented. It is based on the time-sharing properties of c-slow circuits. The technique can be further developed to a formalism and holds high potential for automatic realization. It has been applied to the mapping of systolic filter banks onto a fixed-size array of transputers
Keywords :
digital filters; systolic arrays; transputers; c-slow circuits; finite impulse response; fixed-size linear processor arrays; formalism; mapping; systolic FIR filter banks; time-sharing properties; transputers; Application software; Automata; Circuit topology; Concurrent computing; Convolution; Filter bank; Finite impulse response filter; Registers; Systolic arrays; Time sharing computer systems;
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
DOI :
10.1109/ISCAS.1990.112355