DocumentCode :
2643611
Title :
Microarchitecture Floorplanning for Sub-threshold Leakage Reduction
Author :
Mogal, Hushrav D. ; Bazargan, Kia
Author_Institution :
Minnesota Univ., Minneapolis, MN
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Lateral heat conduction between modules affects the temperature profile of a floorplan, affecting the leakage power of individual blocks which increasingly is becoming a larger fraction of the overall power consumption with scaling of fabrication technologies. By modeling temperature dependent leakage power within a micro architecture-aware floorplanning process, we propose a method that reduces sub-threshold leakage power. To that end, two leakage models are used: a transient formulation independent of any leakage power model and a simpler formulation derived from an empirical leakage power model, both showing good fidelity to detailed transient simulations. Our algorithm can reduce subthreshold leakage by up to 15% with a minor degradation in performance, compared to a floorplanning process that does not model leakage. We also show the importance of modeling whitespace during floorplanning and its impact on leakage savings
Keywords :
integrated circuit layout; integrated circuit modelling; leakage currents; lateral heat conduction; leakage models; microarchitecture floorplanning; sub-threshold leakage reduction; temperature dependent leakage power; temperature profile; transient simulations; Cities and towns; Computational modeling; Costs; Energy consumption; Microarchitecture; Packaging; Power dissipation; Subthreshold current; Temperature dependence; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364465
Filename :
4211975
Link To Document :
بازگشت