DocumentCode :
2643864
Title :
A simple new write scheme for low latency operation of phase change memory
Author :
Lin, Y.Y. ; Chen, Y.C. ; Lee, F.M. ; BrightSky, M. ; Lung, H.L. ; Lam, C.
Author_Institution :
Macronix Emerging Central Lab., Macronix Int. Co., Ltd., Hsinchu, Taiwan
fYear :
2012
fDate :
12-14 June 2012
Firstpage :
51
Lastpage :
52
Abstract :
The behavior of resistance drift after RESET operation for phase change memory (PCRAM) is investigated. We propose, for the first time, an effective way to accelerate the drift so that the program/read latency may better match that for DRAM for SCM (storage class memory) application. By simply applying an extra annealing pulse after RESET we can quickly anneal out many defects (that are responsible for the drift) and provide a drift-free period that enlarges the read window. A physical model is proposed to understand the defect annealing phenomenon, which predicts the resistance drift behavior well.
Keywords :
DRAM chips; annealing; phase change memories; DRAM; RESET operation; defect annealing phenomenon; drift-free period; extra annealing pulse; low latency operation; phase change memory; physical model; program-read latency; resistance drift behavior prediction; storage class memory application; write scheme; Acceleration; Annealing; Phase change random access memory; Thermal resistance; Threshold voltage; Transient analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSIT), 2012 Symposium on
Conference_Location :
Honolulu, HI
ISSN :
0743-1562
Print_ISBN :
978-1-4673-0846-5
Electronic_ISBN :
0743-1562
Type :
conf
DOI :
10.1109/VLSIT.2012.6242456
Filename :
6242456
Link To Document :
بازگشت