DocumentCode :
2644490
Title :
A New Pipelined Implementation for Minimum Norm Sorting used in Square Root Algorithm for MIMO-VBLAST Systems
Author :
Khan, Zahid ; Arslan, Tughrul ; Thompson, John S. ; Erdogan, Ahmet T.
Author_Institution :
Sch. of Eng. & Electron., Edinburgh Univ., Scotland
fYear :
2007
fDate :
16-20 April 2007
Firstpage :
1
Lastpage :
6
Abstract :
Multiple input-multiple output (MIMO) wireless technology involves highly complex vectors and matrix computations which are directly related to increased power and area consumption. This paper proposes an area and power efficient VLSI architecture that can serve the dual purpose of minimum norm sorting of rows as well as upper/lower block triangularization of matrices. The resources inside the architecture are shared among both operations and only primitive computations are used. Results indicate saving in silicon real estate as well as power consumption compared to previous architecture without degrading performance
Keywords :
MIMO communication; VLSI; sorting; MIMO-VBLAST systems; VLSI architecture; matrix computations; minimum norm sorting; square root algorithm; Bit error rate; Computer architecture; Jacobian matrices; MIMO; Receiving antennas; Signal processing algorithms; Silicon; Sorting; Transmitting antennas; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2007. DATE '07
Conference_Location :
Nice
Print_ISBN :
978-3-9810801-2-4
Type :
conf
DOI :
10.1109/DATE.2007.364525
Filename :
4212035
Link To Document :
بازگشت