Title :
A 22nm high performance and low-power CMOS technology featuring fully-depleted tri-gate transistors, self-aligned contacts and high density MIM capacitors
Author :
Auth, C. ; Allen, C. ; Blattner, A. ; Bergstrom, D. ; Brazier, M. ; Bost, M. ; Buehler, M. ; Chikarmane, V. ; Ghani, T. ; Glassman, T. ; Grover, R. ; Han, W. ; Hanken, D. ; Hattendorf, M. ; Hentges, P. ; Heussner, R. ; Hicks, J. ; Ingerly, D. ; Jain, P. ;
Author_Institution :
Logic Technol. Dev., Intel Corp., Hillsboro, OR, USA
Abstract :
A 22nm generation logic technology is described incorporating fully-depleted tri-gate transistors for the first time. These transistors feature a 3rd-generation high-k + metal-gate technology and a 5th generation of channel strain techniques resulting in the highest drive currents yet reported for NMOS and PMOS. The use of tri-gate transistors provides steep subthreshold slopes (~70mV/dec) and very low DIBL (~50mV/V). Self-aligned contacts are implemented to eliminate restrictive contact to gate registration requirements. Interconnects feature 9 metal layers with ultra-low-k dielectrics throughout the interconnect stack. High density MIM capacitors using a hafnium based high-k dielectric are provided. The technology is in high volume manufacturing.
Keywords :
CMOS integrated circuits; logic circuits; low-power electronics; channel strain techniques; fully-depleted tri-gate transistors; gate registration; high density MIM capacitors; high performance CMOS technology; high volume manufacturing; low-power CMOS technology; metal-gate technology; self-aligned contacts; wavelength 22 nm; Logic gates; MOS devices; Metals; Performance evaluation; Random access memory; Silicon; Transistors;
Conference_Titel :
VLSI Technology (VLSIT), 2012 Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4673-0846-5
Electronic_ISBN :
0743-1562
DOI :
10.1109/VLSIT.2012.6242496