DocumentCode :
2644893
Title :
Module selection using manufacturing information
Author :
Tomiyama, Hiroyuki ; Yasuura, Hiroto
Author_Institution :
Dept. of Comput. Sci. & Commun. Eng., Kyushu Univ., Fukuoka, Japan
fYear :
1998
fDate :
10-13 Feb 1998
Firstpage :
275
Lastpage :
281
Abstract :
Since manufacturing processes inherently fluctuate, LSI chips which are produced from the same design have different propagation delays. However, the difference in delays caused by the process fluctuation has rarely been considered in most high-level synthesis systems which were developed before. This paper presents a new approach to module selection in high-level synthesis, which exploits difference in functional unit delays. First, a module library model which assumes the probabilistic nature of functional unit delays is presented. Then, we propose a module selection problem and an algorithm which minimizes the cost per faultless chip. Experimental results demonstrate that the proposed algorithm finds the optimal module selection which would not have been explored without manufacturing information
Keywords :
delays; high level synthesis; large scale integration; manufacturing processes; LSI chips; high-level synthesis systems; manufacturing information; manufacturing processes; module library model; module selection; propagation delays; Circuit faults; Cost function; Energy consumption; High level synthesis; Job shop scheduling; Large scale integration; Libraries; Manufacturing processes; Propagation delay; Pulp manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference 1998. Proceedings of the ASP-DAC '98. Asia and South Pacific
Conference_Location :
Yokohama
Print_ISBN :
0-7803-4425-1
Type :
conf
DOI :
10.1109/ASPDAC.1998.669466
Filename :
669466
Link To Document :
بازگشت