Title :
Gated clock routing minimizing the switched capacitance
Author :
Oh, Jaewon ; Pedram, Massoud
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
Abstract :
This paper presents a zero-skew gated clock routing technique for VLSI circuits. The gated clock tree has masking gates at the internal nodes of the clock tree, which are selectively turned on and off by the gate control signals during the active and idle times of the circuit modules to reduce switched capacitance of the clock tree. This work extends our previous work so as to account for the switched capacitance and the area of the gate control signal routing. Various tradeoffs between power and area for different design options and module activities are discussed and detailed experimental results are presented
Keywords :
VLSI; capacitance; circuit layout CAD; digital integrated circuits; integrated circuit layout; logic CAD; minimisation; network routing; timing; VLSI circuits; gate control signal routing area; gated clock routing minimization; gated clock tree; masking gates; switched capacitance; zero-skew gated clock routing technique; Capacitance; Centralized control; Circuits; Clocks; Contracts; Data mining; Reactive power; Routing; Statistics; Very large scale integration;
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
DOI :
10.1109/DATE.1998.655933