DocumentCode :
2647061
Title :
Efficient Structure for FPGA Implementation of a Configurable Multipath Fading Channel Emulator
Author :
Hwang, Jeng-Kuang ; Li, Jeng-Da ; Chung, Rih-Lung ; Chen, Chen-Yu
Author_Institution :
Dept. of Commun. Eng., Yun-Ze Univ., Chung-li
fYear :
2006
fDate :
12-15 Dec. 2006
Firstpage :
481
Lastpage :
484
Abstract :
This paper presents highly efficient hardware structure for FPGA implementation of a configurable multipath fading channel emulator. The design and merits of its three major blocks are also examined in detail, including fading generator with high performance white Gaussian noise (WGN) source, flexible multi-stage interpolator for variable fading rate, and Farrow-based arbitrary multipath delay generator. Using the top-down design flow based on Matlab/Simulink and system generator, the whole structure is implemented on a Xilinx XtremeDSP Vertex-4 board. Co-simulation results is also included to demonstrate the functionality and performance of the proposed emulator
Keywords :
Gaussian noise; fading channels; field programmable gate arrays; multipath channels; FPGA implementation; Farrow-based arbitrary multipath delay generator; Matlab-Simulink; Xilinx XtremeDSP Vertex-4 board; configurable multipath fading channel emulator; fading generator; flexible multistage interpolator; hardware structure; white Gaussian noise; Baseband; Computational modeling; Delay; Digital signal processing chips; Fading; Field programmable gate arrays; Filters; Frequency; Hardware; Signal generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communications, 2006. ISPACS '06. International Symposium on
Conference_Location :
Yonago
Print_ISBN :
0-7803-9732-0
Electronic_ISBN :
0-7803-9733-9
Type :
conf
DOI :
10.1109/ISPACS.2006.364702
Filename :
4212320
Link To Document :
بازگشت