Title :
A Cost-Efficient Bit-Serial Architecture for Sub-pixel Motion Estimation of H.264/AVC
Author :
Fatemi, Mohammad Reza Hosseiny ; Ates, Hasan F. ; Salleh, Rosli
Author_Institution :
Fac. of Comput. Sci. & Inf. Technol., Malaya Univ., Kuala Lumpur
Abstract :
This paper presents a new VLSI architecture for sub-pixel motion estimation in H.264/AVC encoder. It is based on an interpolation-free algorithm that causes a high level reduction on memory requirement, hardware resources and computational complexity. A high performance, bit-serial pipeline architecture is proposed for quarter-pixel accurate motion estimation which supports real-time H.264 encoding. Due to the bit-serial, modular and reusable architecture, it provides significant improvement in area cost (at least 39%) and increases the macroblock processing speed almost 6 times when compared with the previous designs. The proposed architecture is suitable for portable multimedia devices where the memory and power consumption are limited.
Keywords :
VLSI; computational complexity; image resolution; motion estimation; video coding; H.264/AVC encoder; VLSI architecture; bit-serial pipeline architecture; computational complexity; hardware resources; memory requirement; portable multimedia devices; power consumption; subpixel motion estimation; Automatic voltage control; Computational complexity; Computer architecture; Costs; Encoding; Energy consumption; Hardware; Motion estimation; Pipelines; Very large scale integration; Bit-serial Architecture; Sub-pixel Motion estimation; VLSI; Video Compression;
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2008. IIHMSP '08 International Conference on
Conference_Location :
Harbin
Print_ISBN :
978-0-7695-3278-3
DOI :
10.1109/IIH-MSP.2008.280