Title :
Design of SoC verification platform based on VMM methodology
Author :
Kong, Lu ; Wu, Wu-Chen ; He, Yong ; He, Ming ; Zhou, Zhong-Hua
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
Abstract :
A VMM-based verification platform has been implemented and applied to Yak SoC in this paper. The whole verification environment uses the SystemVerilog language, and the simulation tool adopted is Synopsys VCS-MX200606. The verification IP and SystemVerilog assertions help to heighten the performance of the platform. The verification results indicate that design errors of timing and anti-protocols have been exactly checked out with 100% verification coverage. The proposed platform, possessing fine configurability, flexibility and high performance, can be reused in similar verifications of other design.
Keywords :
hardware description languages; system-on-chip; SoC verification platform design; Synopsys VCS-MX200606; SystemVerilog language; VMM-based verification platform; Yak SoC; verification IP; verification methodology manual; Coprocessors; Data buses; Hardware design languages; Helium; Inspection; Microprocessors; Pipelines; Scalability; Testing; Very large scale integration; VMM; assertion; coverage; verification IP;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351223