Title :
Response-pipelined CAM chips - Building blocks for large associated arrays
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Binghamton, NY, USA
Abstract :
The authors introduce the architecture of a new type of fully parallel content addressable memory chips that serve as building blocks for large associated arrays. These new chips can be easily cascaded to increase the logical word size or the number of words and yet allow the search rate to be maintained constant irrespective of the logical word size or word count. Prototype CMOS implementations of the architecture have been tested and evaluated and demonstrated significant speedups compared to other existing associative hardware
Keywords :
CMOS memory circuits; content-addressable storage; memory architecture; pipeline processing; CMOS implementations; associative hardware; fully parallel content addressable memory chips; large associated arrays; logical word size; response-pipelined ICs; search rate; speedups; word count; CADCAM; Clocks; Computer aided manufacturing; Logic; Pins; Pipeline processing;
Conference_Titel :
Application-Specific Array Processors, 1993. Proceedings., International Conference on
Conference_Location :
Venice
Print_ISBN :
0-8186-3492-8
DOI :
10.1109/ASAP.1993.397131