DocumentCode :
2649641
Title :
Reduced area multipliers
Author :
Bickerstaff, K´Andrea C. ; Schulte, Michael ; Swartzlander, Earl E., Jr.
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
fYear :
1993
fDate :
25-27 Oct 1993
Firstpage :
478
Lastpage :
489
Abstract :
As developed by Wallace (1964) and Dadda (1965), a high-speed method for the parallel multiplication of two binary numbers is to reduce their partial products to two numbers whose sum is equal to the product. The resulting two numbers are then summed using a fast carry-propagate adder. The authors present a multiplier, the reduced area multiplier, with a novel reduction scheme which results in fewer components and less interconnect overhead than either Wallace or Dadda multipliers. This reduction scheme is especially useful for pipelined multipliers, because it minimizes the number of latches required in the reduction of the partial products. Equations are given for determining the number of components and a method is presented for estimating the interconnect overhead for Wallace, Dadda and reduced area multipliers. Area estimates indicate that pipelined reduced area multipliers require 3 to 8% less area than equivalent Wallace multipliers and 15 to 25% less area than equivalent Dadda multipliers
Keywords :
adders; carry logic; multiplying circuits; pipeline arithmetic; binary numbers; carry-propagate adder; interconnect overhead; latches; parallel multiplication; partial products; pipelined multipliers; reduced area multiplier; reduction scheme; Application software; Application specific processors; Costs; Counting circuits; Delay; Digital arithmetic; Equations; Refining;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Array Processors, 1993. Proceedings., International Conference on
Conference_Location :
Venice
ISSN :
1063-6862
Print_ISBN :
0-8186-3492-8
Type :
conf
DOI :
10.1109/ASAP.1993.397168
Filename :
397168
Link To Document :
بازگشت