DocumentCode :
2649786
Title :
Efficient architecture of a programmable block matching processor
Author :
De Vos, L. ; Schobinger, M.
Author_Institution :
Siemens AG, Munich, Germany
fYear :
1993
fDate :
25-27 Oct 1993
Firstpage :
560
Lastpage :
571
Abstract :
An efficient VLSI architecture of a programmable block matching processor for the emulation of a wide spectrum of full search and reduced complexity search block matching algorithms is presented. Optimized efficiency is obtained by using a quadratic systolic array architecture with global accumulation, combined with a programmable meander-like data flow. Flexibility is further increased by cascadability and the possibility of parallel operation of several processors. The efficiency of the architecture is illustrated by comparison with corresponding application specific VLSI architectures for several block matching algorithms
Keywords :
VLSI; data flow computing; motion estimation; parallel algorithms; systolic arrays; VLSI architecture; cascadability; global accumulation; parallel operation; programmable block matching processor; programmable meander-like data flow; quadratic systolic array architecture; reduced complexity search; Bandwidth; Computer architecture; Emulation; Hardware; Interpolation; Research and development; Search methods; Signal processing algorithms; Systolic arrays; Transcoding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application-Specific Array Processors, 1993. Proceedings., International Conference on
Conference_Location :
Venice
ISSN :
1063-6862
Print_ISBN :
0-8186-3492-8
Type :
conf
DOI :
10.1109/ASAP.1993.397175
Filename :
397175
Link To Document :
بازگشت