Title :
Floorplan and Power/Ground network co-design using guided incremental floorplanning
Author :
Li, Li ; Ma, Yuchun ; Xu, Nlng ; Wang, Yu ; Hong, Xianlong
Author_Institution :
WuHan Univ. of Technol., Wuhan, China
Abstract :
As technology advances, the voltage (IR) drop in the Power/Ground (P/G) network becomes a serious problem in modern IC design. The P/G network co-design with floorplan can improve the power design quality in the floorplanning stage. But it is still hard to find a feasible packing due to the multiple objectives and various constraints. To speed up the searching process, in this paper, we present a method for floorplan and P/G network co-design based on an efficient P/G network analysis scheme and a guided incremental floorplan algorithm to efficiently reduce the violations of the IR drop with the B*-tree representation. Experimental results based on the MCNC benchmarks show that our algorithm successfully fixes the IR drop violations at the floorplanning stage and the intelligent incremental changes efficiently eliminate illegal solutions while maintaining the floorplanning quality and P/G network.
Keywords :
integrated circuit layout; network analysis; power distribution planning; B*-tree representation; floor planning quality; guided incremental floorplan algorithm; guided incremental floorplanning; illegal solutions; power-ground network co-design; Algorithm design and analysis; Circuit noise; Circuit optimization; Intelligent networks; Logic circuits; Logic gates; Noise reduction; Pins; Power supplies; Threshold voltage; Aware Incremental Move Method; Floorplanning; IR-Drop; Power/Ground Network Analysis;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351313