DocumentCode :
2650263
Title :
Logic synthesis of 100-percent testable logic networks
Author :
Tromp, Gert-Jan ; van de Goor, A.J.
Author_Institution :
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear :
1991
fDate :
14-16 Oct 1991
Firstpage :
428
Lastpage :
431
Abstract :
An approach is presented for the synthesis of 100% testable logic networks based on a test pattern generation system for the identification of redundant faults. A redundancy removal procedure for the elimination of redundant nodes and gates from the network is also presented. Elimination of redundancy is an important task in a logic synthesis system that aims at the synthesis of 100% testable logic networks. Logic synthesis algorithms tend to generate a large number of redundancies, most of which can be easily identified, but some of these redundancies are very hard to identify by logic minimization procedures as well as by conventional test pattern generation algorithms
Keywords :
logic testing; redundancy; 100-percent testable logic networks; logic minimization; logic synthesis algorithms; redundancy removal; redundant faults; redundant gates; redundant nodes; test pattern generation algorithms; Circuit faults; Circuit testing; Computer architecture; Fault diagnosis; Logic testing; Minimization; Network synthesis; Redundancy; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1991. ICCD '91. Proceedings, 1991 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-2270-9
Type :
conf
DOI :
10.1109/ICCD.1991.139937
Filename :
139937
Link To Document :
بازگشت