Title :
Parallel architectures for programmable high-speed signal processing devices
Author_Institution :
Inst. of Appl. Phys., Frankfurt Univ., West Germany
Abstract :
For programmable high-speed digital signal processing devices the proper architecture has to be carefully selected according to the algorithms to be implemented. The appropriate number of arithmetic units depends on the degree of parallelism of the signal processing algorithm. The question of parallelism of algorithms is discussed. For the efficient exploitation of a given signal processor hardware, an appropriate processor schedule is necessary. In two examples different approaches for multiprocessor architectures are discussed
Keywords :
VLSI; digital signal processing chips; parallel architectures; degree of parallelism; multiprocessor architectures; number of arithmetic units; parallelism of algorithms; processor schedule; programmable high-speed signal processing devices; Arithmetic; Bit rate; Hardware; Parallel architectures; Parallel processing; Signal processing; Signal processing algorithms; Signal sampling; Speech coding; Speech synthesis;
Conference_Titel :
Circuits and Systems, 1990., IEEE International Symposium on
Conference_Location :
New Orleans, LA
DOI :
10.1109/ISCAS.1990.112398