DocumentCode :
2653867
Title :
Automatic parallelization experiments on 16PE NOC based MPSOC
Author :
Tian, G. ; Hammami, O.
Author_Institution :
Ecole Nat. Super. de Tech. Av., Paris, France
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
967
Lastpage :
970
Abstract :
Multi-processors system on chip (MPSOC) is emerging as solutions for high performance embedded systems. Although important work have been achieved in the design and implementation of such systems the issue of parallel software design have not yet been properly evaluated for these targets. We present in this work automatic parallelization experiment results on a 16PE NOC based MPSOC which we designed and implemented on a single FPGA chip. All reported results come from actual execution and show that speed-up becomes limited beyond 8 processors in this external memory constrained environment.
Keywords :
embedded systems; field programmable gate arrays; multiprocessing systems; network-on-chip; parallel processing; FPGA; MPSOC; NOC; automatic parallelization; embedded systems; multi-processors system on chip; parallel software design; Embedded system; Multiprocessing systems; Network-on-a-chip; Parallel processing; Pluto; Production; Software design; System-on-a-chip; Testing; Tiles; Automatic Parallelization; MPSOC; NOC;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351532
Filename :
5351532
Link To Document :
بازگشت