Title :
Design and optimization on reconfigurable butterfly core for a real-time FFT processor
Author :
Liu, Zhizhe ; Zhong, Shunan ; Chen, Yueyang ; Chu, Weinan
Author_Institution :
Beijing Inst. of Technol., Beijing, China
Abstract :
Runtime reconfigurable FFT processors on scale of data frame samples are being concerned and designed. A novel solution based on the reusable butterfly core is proposed for achievement of reconfigurable FFT processors. An alternative mixed fabric in radix-4 and radix-2 is applied to the proposed butterfly core. Parallel in-place memory access rule is proposed to fulfill the range of data frame sample scale, from 1024 to 16, with the recursive architecture of the single butterfly core. Implementation of the proposed FFT processor is under the technology of SMIC 0.18 ¿m CMOS, which gets to 3 ns on critical path and 2 mm2 of a core area by reason of the optimization solution on data paths with 4-2 compressor clusters, instead of regular adders, and on data A, which is the data without rotation in the dragonfly core, with preprocessing.
Keywords :
CMOS integrated circuits; circuit optimisation; fast Fourier transforms; microprocessor chips; reconfigurable architectures; CMOS technology; parallel in-place memory access rule; radix-2; radix-4; reconfigurable butterfly core; recursive architecture; runtime FFT processor; Atomic layer deposition; Atomic measurements; Bandwidth; Delay; Design optimization; Logic design; Microelectronics; Reconfigurable logic; Runtime; Solids; Radix-2; Radix-4; Reconfigurable Butterfly Core; Runtime Configurable FFT;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351563