Title :
A self correcting low jitter non-sequential phase detector
Author :
Khattoi, Amritraj ; Rys, Andrew
Author_Institution :
Dept. of Electr. Eng., Kansas State Univ., Manhattan, KS, USA
Abstract :
This paper describes a novel technique of phase detection using only non-sequential elements that can be used in clock and data recovery (CDR) circuits. CDR circuits typically employ a phase locked loop (PLL) or a delay locked loop (DLL) when a reference clock is available at exactly the same frequency of the transmitted data. CDR circuits using a PLL use either a linear phase detector or a non-linear phase detector depending on design parameters like jitter tolerance and data transmission speeds. Most linear and non-linear phase detectors in CDR circuits are implemented by using sequential elements and latches that easily fall into the metastable region at high speeds thereby increasing the jitter in locked conditions. In this paper a novel linear phase detector is presented which uses only non sequential elements and delays to achieve lock.
Keywords :
clock and data recovery circuits; jitter; phase detectors; phase locked loops; DLL; PLL; clock and data recovery; data transmission; delay locked loop; jitter tolerance; linear phase detector; nonsequential phase detector; phase locked loop; Bit error rate; Clocks; Delay; Detectors; Jitter; Oscillators; Phase locked loops; jitter; metastability; phase detector; phase locked loop;
Conference_Titel :
Broadband and Biomedical Communications (IB2Com), 2010 Fifth International Conference on
Conference_Location :
Malaga
Print_ISBN :
978-1-4244-6951-2
Electronic_ISBN :
978-1-4244-6952-9
DOI :
10.1109/IB2COM.2010.5723602