DocumentCode :
2654862
Title :
Design and FPGA implementation of 3DES against Power Analysis Attacks for IC bankcard
Author :
Bi, Xiuyuan ; Wu, Liji ; Bai, Guoqiang
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
159
Lastpage :
162
Abstract :
The power analysis attacks have become a major threat to the cryptographic chips, especially in financial fields. Many countermeasures against these attacks have been proposed, and most of these countermeasures are focused on the microcontroller-based implementations. In this paper, a novel VLSI design of 3DES circuit is achieved for IC bankcard, and "random insertion of dummy cycles" is used against power analysis attacks. Compared with the pure 3DES circuit, the extra cost for performance and extra area are significantly lowered by design optimization. The design has been verified to be feasible by FPGA, and it can keep the secret key secure under the differential power analysis attacks when the amount of power traces is less than 22,000.
Keywords :
VLSI; cryptography; field programmable gate arrays; security of data; smart cards; 3DES circuit; FPGA implementation; IC bankcard; VLSI design; cryptographic chips; differential power analysis attacks; dummy cycle random insertion; secret key secure; Bismuth; Circuits; Communication standards; Cryptography; Energy consumption; Engines; Field programmable gate arrays; Magnetic analysis; Microelectronics; Very large scale integration; 3DES; Power Analysis Attacks; Random Insertion of Dummy Cycles; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351582
Filename :
5351582
Link To Document :
بازگشت