DocumentCode :
2655118
Title :
Partially reconfigurable interconnection network for dynamically reprogrammable resource array
Author :
Shami, Muhammad Ali ; Hemani, Ahmed
Author_Institution :
Sch. of ICT, R. Inst. of Technol., Stockholm, Sweden
fYear :
2009
fDate :
20-23 Oct. 2009
Firstpage :
122
Lastpage :
125
Abstract :
This paper describes an innovative regular non-blocking, point-to-point, point-to-multipoint, low latency interconnection network scheme with sliding window connectivity, which allows arbitrary parallelism among large sub-systems. The area overhead of interconnect is only 30% of the chip area which is much smaller as compared to 80% in case of FPGA. The interconnection scheme is partially and dynamically reconfigurable. The configware is reduced 5.6 times by using binary encoding which allows energy efficient dynamic reconfiguration.
Keywords :
multiprocessor interconnection networks; reconfigurable architectures; binary encoding; dynamically reprogrammable resource array; innovative regular nonblocking interconnection network; low latency interconnection network; partially reconfigurable interconnection network; point-to-multipoint interconnection network; point-to-point interconnection network; sliding window connectivity; Delay; Energy efficiency; Fabrics; Multiplexing; Multiprocessor interconnection networks; Nearest neighbor searches; Parallel processing; Reconfigurable architectures; Reconfigurable logic; Signal processing algorithms; CGRA; Dynamically Reconfigurable; Interconnects; Partially Reconfigurable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
Type :
conf
DOI :
10.1109/ASICON.2009.5351593
Filename :
5351593
Link To Document :
بازگشت