Title :
Architectural rule checking for high-level synthesis
Author :
Gong, Jie ; Chen, Chih-Tung ; Küçukçakar, Kayhan
Author_Institution :
Unified Design Syst. Lab., Motorola Inc., Tempe, AZ, USA
Abstract :
Verifying an implementation produced from high-level synthesis is a challenging problem due to many complex design tasks involved in the design process. In this paper we present an architectural rule checking approach for high-level design verification. This technique detects and locates various design errors and verifies both the consistency and correctness of an implementation. Besides describing different rule suites, we also report a working environment for the architectural rule checking. Finally, we highlight the value of the proposed approach with a real-life design
Keywords :
formal verification; high level synthesis; scheduling; architectural rule checking; design errors; high-level design verification; high-level synthesis; rule suites; working environment; Clocks; Databases; Flow graphs; High level synthesis; Laboratories; Libraries; Pins; Process design; Software systems; Timing;
Conference_Titel :
Design, Automation and Test in Europe, 1998., Proceedings
Conference_Location :
Paris
Print_ISBN :
0-8186-8359-7
DOI :
10.1109/DATE.1998.655983