Title :
Trends of terascale computing Chips in the next ten years
Author :
Lu, Zhonghai ; Jantsch, Axel
Author_Institution :
Dept. of Electron., Comput. & Software Syst., KTH - The R. Inst. of Technol., Stockholm, Sweden
Abstract :
Moore´s law steadily continues though facing a number of challenges. This paper identifies ongoing and desirable trends to exploit the technology capacity and further Moore´s law for terascale on-chip computing architectures in the next ten years. Four foreseeable trends are: from single core to many cores, from bus-based to network-based interconnect, from centralized memory to distributed memory, and from 2D integration to 3D integration. We motivate these trends and show that the number of design choices for computing chips is increasing rapidly, leading to an exploding design space with uncountable opportunities for the innovative architect. Moreover, we envision that the multi-core Network-on-Chip will become an infrastructure backbone and accumulate many other infrastructural functions such as memory, power and resource management, testing and diagnostic services.
Keywords :
computer architecture; microprocessor chips; network-on-chip; Moore´s law; bus-based interconnect; centralized memory; diagnostic service; distributed memory; multicore network on chip; network-based interconnect; resource management; terascale computing chips; terascale on-chip computing architecture; Circuit synthesis; Computer architecture; Concurrent computing; Energy consumption; High performance computing; Parallel processing; Process control; Streaming media; Sun; Time to market; 3D Integration; Computer Architecture; Distributed Memory; Multi-core System; Network-on-Chip;
Conference_Titel :
ASIC, 2009. ASICON '09. IEEE 8th International Conference on
Conference_Location :
Changsha, Hunan
Print_ISBN :
978-1-4244-3868-6
Electronic_ISBN :
978-1-4244-3870-9
DOI :
10.1109/ASICON.2009.5351607